

# Embedded Systems Environment Front End

## ESE Technology

Today's embedded system designs are complex heterogeneous platforms consisting of multiple standard and custom processors, each with possibly different interface, communicating over a network of busses and bridges.

System design tools are needed for prototyping such platforms with FPGA or ASIC technologies. ESE **incorporates more than 15 years of research and development** in system languages, synthesis and verification to provide automatic system prototyping from TLM.

| Ċ | Specification Model Captu | ire           |                       |
|---|---------------------------|---------------|-----------------------|
|   | 7. Application            |               | 7. Application        |
|   | 6. Presentation           | Spec          | 6. Presentation       |
|   | 5. Session                |               | 5. Session            |
|   | 4. Transport              |               | 4. Transport          |
|   | 3. Network                |               | 3. Network            |
|   | 2c. Link + Stream         |               | 2c. Link + Stream     |
| L | 2b. Media Access Ctrl     |               | 2b. Media Access Ctrl |
|   | 2a. Protocol              |               | 2a. Protocol          |
|   | 1. Physical               |               | 1. Physical           |
|   |                           | Address Lines |                       |
|   |                           | Data lines    |                       |

**ESE Front End** helps application developers by automatically generating Transaction Level Models (TLMs) from application code and graphical platform specification.

Application developers can easily map their code to different platforms and get fast TLMs. They can quickly evaluate the performance of their application and explore the computation and communication design space.



### **ESE Features**

**Graphical entry** of platform as a netlist of processors, memories, busses and bridges.

**Graphical entry** of application as C processes communicating over channels.

**Graphical mapping** of processes to processors and channels to busses.

**Automatic generation** of SystemC TLMs for functional validation.

**Performance annotation** of generated TLMs for platform evaluation.



# Embedded Systems Environment Front End

### **Designer Advantages**

 $\rightarrow$ 

→

→

 $\rightarrow$ 

- Graphical application and platform input
- Automatic TLM generation for design decisions
- TLM simulation
- TLM annotation

- Freedom from system level design languages
- Easier design space exploration
- 1000x faster simulation than RTL/ISS
- Early validation of design constraints



### **Management Benefits**

 $\rightarrow$ 

→

→

→

#### Models are automatically generated

- Design decisions and models can be exchanged Designs can be easily modified and prototyped Models and design decisions can be reused
- 1000x productivity gain, shorter time to market
- Simplified globally-distributed collaboration
- Better market penetration through customization
- Easier derivatives and version management